RCM_SRS1 field descriptions (continued)
Field
Description
Indicates that after an attempt to enter Stop mode, a reset has been caused by a failure of one or more
peripherals to acknowledge within approximately one second to enter stop mode.
0
Reset not caused by peripheral failure to acknowledge attempt to enter stop mode
1
Reset caused by peripheral failure to acknowledge attempt to enter stop mode
4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
3
MDM_AP
MDM-AP System Reset Request
Indicates a reset has been caused by the host debugger system setting of the System Reset Request bit
in the MDM-AP Control Register.
0
Reset not caused by host debugger system setting of the System Reset Request bit
1
Reset caused by host debugger system setting of the System Reset Request bit
2
SW
Software
Indicates a reset has been caused by software setting of SYSRESETREQ bit in Application Interrupt and
Reset Control Register in the ARM core.
0
Reset not caused by software setting of SYSRESETREQ bit
1
Reset caused by software setting of SYSRESETREQ bit
1
LOCKUP
Core Lockup
Indicates a reset has been caused by the ARM core indication of a LOCKUP event.
0
Reset not caused by core LOCKUP event
1
Reset caused by core LOCKUP event
0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
15.2.3 Reset Pin Filter Control register (RCM_RPFC)
NOTE
The reset values of bits 2-0 are for Chip POR only. They are
unaffected by other reset types.
NOTE
The bus clock filter is reset when disabled or when entering
stop mode. The LPO filter is reset when disabled .
Address: 4007_F000h base + 4h offset = 4007_F004h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
Reset memory map and register descriptions
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
192
Freescale Semiconductor, Inc.