32.3.1 Port Data Output Register (FGPIOx_PDOR)
This register configures the logic levels that are driven on each general-purpose output
pins.
Address: Base a 0h offset
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
FGPIOx_PDOR field descriptions
Field
Description
PDO
Port Data Output
Unimplemented pins for a particular device read as zero.
0
Logic level 0 is driven on pin, provided pin is configured for general-purpose output.
1
Logic level 1 is driven on pin, provided pin is configured for general-purpose output.
32.3.2 Port Set Output Register (FGPIOx_PSOR)
This register configures whether to set the fields of the PDOR.
Address: Base a 4h offset
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
0
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
FGPIOx_PSOR field descriptions
Field
Description
PTSO
Port Set Output
Writing to this register will update the contents of the corresponding bit in the PDOR as follows:
0
Corresponding bit in PDORn does not change.
1
Corresponding bit in PDORn is set to logic 1.
FGPIO memory map and register definition
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
528
Freescale Semiconductor, Inc.