Chapter 6
Reset and Boot
6.1 Introduction
The following reset sources are supported in this MCU:
Table 6-1. Reset sources
Reset sources
Description
POR reset
•
System resets
•
•
•
Computer operating properly (COP) watchdog reset
•
Multipurpose clock generator loss of clock (LOC) reset
•
Stop mode acknowledge error (SACKERR)
•
•
•
Debug reset
•
Each of the system reset sources has an associated bit in the System Reset Status (SRS)
registers. See the
The MCU can exit and reset in functional mode where the CPU is executing code
(default) or the CPU is in a debug halted state. There are several boot options that can be
configured. See
for more details.
6.2 Reset
This section discusses basic reset mechanisms and sources. Some modules that cause
resets can be configured to cause interrupts instead. Consult the individual peripheral
chapters for more information.
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
95