INDEX
INDEX-4
Interrupt Acknowledge Transaction . . . . . . . . . .5-8
Interrupt Request signal . . . . . . . . . . . . . . . . . A-16
INTR signal . . . . . . . . . . . . . . . . . . . . . . . . . . A-16
Intrinsic trace capacitance . . . . . . . . . . . . . . . .12-3
Invalid line state . . . . . . . . . . . . . . . . . . . . . . . . .7-1
IOQ, see In-order Queue
I/O Agent, definition of . . . . . . . . . . . . . . . . . . . .1-6
I/O Buffer Models . . . . . . . . . . . . . . . . . . . . . . .13-1
I/O transaction . . . . . . . . . . . . . . . . . . . . . . . . . .3-8
I/O Transactions. . . . . . . . . . . . . . . . . . . . . . . . .5-6
J
Jitter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11-18
JTAG . . . . . . . . . . 10-1
–
10-10
,
11-8
,
11-9
,
11-23
,
11-27
,
16-4
–
16-11
,
A-22
JTAG-support signal . . . . . . . . . . . . . . A-22
,
A-23
JTAG, See Also Test Access Port
K
Keep Out Zones . . . . . . . . . . . . . . . . . . . . . . . .15-3
L
L2 Decoupling . . . . . . . . . . . . . . . . . . . . . . . . .11-4
Latched bus protocol . . . . . . . . . . . . . . . . . . . . .3-2
Latency, long . . . . . . . . . . . . . . . . . . . . . . . . . . .1-4
Layout, GTL+ . . . . . . . . . . . . . . . . . . . . . . . . . .12-4
LEN[1:0]# signals . . . . . . . . . . . . . . . . . . . . . . A-16
Line
Definition of. . . . . . . . . . . . . . . . . . . . . . . . . .7-1
State . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7-1
Valid . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7-2
Line data transfer . . . . . . . . . . . . . . . . . . . . . . . .3-9
LINT[1:0] signals . . . . . . . . . . . . . . . . . .3-11
,
A-16
Local Interrupt signals . . . . . . . . . . . . . . . . . . A-16
LOCK# signal . . . . . . . . . . . . . . . . . 3-12
,
4-2
,
A-17
Low power . . . . . . . . . . . . . . . . . . . . . . . . . . . .11-2
M
M (Modified) line state . . . . . . . . . . . . . . . . . . . .7-2
Maximum Ratings . . . . . . . . . . . . . . . . . . . . .11-12
MCA Hardware Log . . . . . . . . . . . . . . . . . . . . . .8-7
Mechanical . . . . . . . . . . . . 15-1
,
17-2
,
17-4
,
17-17
IPSL Criteria . . . . . . . . . . . . . . . . . . . . . . .17-23
Memory
Address-space size signals . . . . . . . . . . . . A-4
Transaction . . . . . . . . . . . . . . . . . . . . . . . . . .3-8
Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6-2
Descriptions. . . . . . . . . . . . . . . . . . . . . . .6-3
Memory Agent
Definition of. . . . . . . . . . . . . . . . . . . . . . . . . .1-6
Responsibilities during implicit writeback
response . . . . . . . . . . . . . . . . . . . . . . . .5-14
Memory Range Register signal encoding . . . .3-16
Memory Read Transaction. . . . . . . . . . . . . . . . .5-5
Memory type range register (MTRR) . . . . . 1-2
,
6-1
Memory Write Transaction . . . . . . . . . . . . . . . . 5-5
Memory (Read) Invalidate Transaction . . . . . . 5-5
MESI protocol . . . . . . . . . . . . . . . . . . . . . . . . . . 7-1
Modified line state. . . . . . . . . . . . . . . . . . . . . . . 7-2
MTRR (memory type range register) . . . . .1-2
,
6-1
Multiprocessor
Configuration. . . . . . . . . . . . . . . . . . . . . . . . 9-1
Multi-processor . . . . . . . . . . . . . . . . . . . .11-7
,
11-8
Multiprocessor System . . . . . . . . . . . . . . . . . . . 1-4
Multiprocessor system . . . . . . . . . . . . . . . . . . . 1-2
N
NMI signal. . . . . . . . . . . . . . . . . . . . . . . . . . . . A-17
No data response . . . . . . . . . . . . . . . . . . . . . . 4-32
No-Connects. . . . . . . . . . . . . . . . . . . . . . . . . 11-12
Nominal Impedance . . . . . . . . . . . . . . . . . . . . 12-3
Non-maskable Interrupt (NMI) signal . . . . . . . A-17
Non-memory Central Transactions. . . . . . . . . . 5-7
Normal data response . . . . . . . . . . . . . . . . . . 4-32
Notational conventions, see Signal/Diagram
Conventions . . . . . . . . . . . . . . . . . . . 3-1
O
Observing Agent responsibilities . . . . . . . . . . . 5-8
Operation, definition of . . . . . . . . . . . . . . . . . . . 3-4
Optional data transactions . . . . . . . . . . .5-12
,
5-13
Original requestor . . . . . . . . . . . . . . . . . . . . . . 5-13
Out-of-order execution . . . . . . . . . . . . . . . . . . . 6-1
Output Driver Acceptance Criteria . . . . . . . . 12-15
Output tristate
Configuration. . . . . . . . . . . . . . . . . . . . . . . . 9-2
OverDrive Processor . . . . . . . . . . . . . . . . . . . 17-1
Overdrive Processor Signals . . . . . . . . . . . . 17-11
OverDrive® Electrical Specifications . . . . . . 17-14
Overshoot . . . . . . . . . . . . . . . . . . 11-20
,
12-5
,
13-1
Ownership
From Busy state . . . . . . . . . . . . . . . . . . . . 4-17
From Idle state . . . . . . . . . . . . . . . . . . . . . 4-16
P
Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15-3
Package Specification, GTL+ . . . . . . . . . . . . 12-23
Package Trace Length . . . . . . . . . . . . . . . . . 12-23
Parity . . . . . . . . . . . . . . . . . . . . . . . . . . . .4-20
,
8-2
Error-checking policy. . . . . . . . . . . . . . . . . . 9-3
Parity Algorithm . . . . . . . . . . . . . . . . . . . . . . . . 8-7
Partial transfer . . . . . . . . . . . . . . . . . . . . . . . . . 3-9
Part-line aligned transfer . . . . . . . . . . . . . . . . . 3-9
PC Compatibility signals. . . . . . . . . . . . . . . . . 3-23
Pentium Pro OverDrive Processor,
see OverDrive Processor
Pentium Pro processor
System environment . . . . . . . . . . . . . . . . . . 1-5
Performance Monitor signals . . . . . . . . . 3-24
,
A-7
Phase, definition of . . . . . . . . . . . . . . . . . . .1-7
,
3-4
PICCLK signal . . . . . . . . . . . . . . . . . . . 3-11
,
A-17
Summary of Contents for Pentium Pro Family
Page 17: ...1 Component Introduction ...
Page 26: ...2 Pentium Pro Processor Architecture Overview ...
Page 27: ......
Page 36: ...3 Bus Overview ...
Page 62: ...4 Bus Protocol ...
Page 105: ...5 Bus Transactions and Operations ...
Page 126: ...6 Range Registers ...
Page 131: ...7 Cache Protocol ...
Page 135: ...8 Data Integrity ...
Page 148: ...9 Configuration ...
Page 161: ...10 Pentium Pro Processor Test Access Port TAP ...
Page 172: ...11 Electrical Specifications ...
Page 201: ...12 GTL Interface Specification ...
Page 229: ...13 3 3V Tolerant Signal Quality Specifications ...
Page 233: ...14 Thermal Specifications ...
Page 239: ...15 Mechanical Specifications ...
Page 241: ...15 2 MECHANICAL SPECIFICATIONS s Figure 15 1 Package Dimensions Bottom View ...
Page 252: ...16 Tools ...
Page 260: ...16 8 TOOLS Figure 16 4 Generic MP System Layout for Debug Port Connection ...
Page 264: ...17 OverDrive Processor Socket Specification ...
Page 290: ...A Signals Reference ...
Page 320: ...Index ...
Page 328: ......