XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
193
T
ABLE
98: R
ECEIVE
U
SER
C
ODE
R
EGISTER
X
(RUCR 0-31)
R
EGISTER
187-218 T1/E1 R
ECEIVE
U
SER
C
ODE
R
EGISTER
X
(RUCR 0-31) H
EX
A
DDRESS
: 0
X
n380
TO
0
XN
39F
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7-0
RxUSER[7:0]
R/W
00011000
Receive Programmable User code.
These eight READ/WRITE bit-fields allow users to program any
code in this register to replace the received data when the Receive
Channel Control Register (RCCR) is configured to replace timeslot
octet with the receive programmable user code.
(i.e. if RCCR is set to ‘0x4’)
The default value of this register is an IDLE Code (b00011000).
T
ABLE
99: R
ECEIVE
S
IGNALING
C
ONTROL
R
EGISTER
X
(RSCR) (0-31)
R
EGISTER
219-250 T1/E1 R
ECEIVE
S
IGNALING
C
ONTROL
R
EGISTER
X
(RSCR) (0-31) H
EX
A
DDRESS
: 0
X
n3A0
TO
0
XN
3BF
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
6
SIGC_ENB
R/W
0
Signaling substitution enable
This READ/WRITE bit-field enables or disables signaling substitu-
tion on the receive side on a per channel basis. Once signaling sub-
stitution is enabled, received signaling bits ABCD will be substituted
with the ABCD values in the Receive Substitution Signaling Register
(RSSR). Receive Substitution Signalling Register (RSSR) for E1
starts from address 0xn3C0 - 0xn3DF. For T1, RSSR starts from
address 0xn3C0-0xn3D7.
Signaling substitution only occurs in the PCM data, the internal
Receive Signaling Array Register (RSAR - Address 0xn500-0xn51F)
and the external Signaling bus (RxSIG_n) output pin will not be
affected.
0 = Setting this bit to ‘0’ will disable signaling substitution on the
receive side.
1 = Setting this bit to ‘1’ will enable signaling substitution on the
receive side.
5
OH_ENB
R/W
0
Signaling OH interface output enable
This READ/WRITE bit enables or disables signaling information to
output through the Receive Overhead Interface (RxOH_n) on a per
channel basis. The signaling information in the receive signaling
array registers (RSAR -- Address 0xn500-0xn51F) is output to the
receive overhead output pin (RxOH_n) if this bit is enabled.
0 = Setting this bit to ‘0’ will disable signaling information to output
through the Receive Overhead Interface (RxOH_n).
1 = Setting this bit to ‘1’ will enable signaling information to output
through the Receive Overhead Interface (RxOH_n).