Embedded Trace Macrocell
ARM DDI 0337G
Copyright © 2005-2008 ARM Limited. All rights reserved.
14-5
Unrestricted Access
Non-Confidential
Note
One of the
EXTIN
inputs to the ETM could be driven from the
LOCKUP
output from
the core to enable trace capture to stop, or trigger if a lockup condition occurs. The
EXTIN inputs are not synchronized in the ETM. If they are not driven from the ETM
clock, then you must synchronize them outside the ETM.
MAXEXTIN[1:0]
Maximum supported external inputs
Input
FCLK
CGBYPASS
Bypass architectural clock gating cell
Input
FCLK
FIFOFULLEN
Enable
ETMFIFOFULL
Input
FCLK
Table 14-2 Miscellaneous configuration inputs (continued)
Name
Description
Direction
Clock domain
Table 14-3 Trace port signals
Name
Description
Direction
Clock domain
ATDATAM[7:0]
Eight-bit trace data
Output
FCLK
ATVALIDM
ATDATA
is valid
Output
FCLK
ATIDM[6:0]
Trace Source ID
Output
FCLK
ATREADY
M
Indicates that the Trace Port is able to accept the Data on
ATDATA
Input
FCLK
AFREADYM
Indicates that the ETM FIFO is empty
Output
FCLK
Table 14-4 Other signals
Name
Description
Direction
Clock domain
FIFOPEEK[9:0]
For validation purposes only
Output
FCLK
FIFOFULL
ETM FIFO is full
Output
FCLK
ETMPWRUP
Indicates that the ETM is powered up
Output
FCLK
ETMTRIGOUT
Trigger occurred status signal
Output
HCLK
ETMDBGRQ
Debug request to core
Output
FCLK
ETMEN
ETM traceport enabled
Output
FCLK