Chapter 20 ECC Generation module (SRAM_ECCV1)
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
676
Freescale Semiconductor
NOTE
Register Address = Module Base A Address Offset, where the
Module Base Address is defined at the MCU level and the Address Offset
is defined at the module level.
Figure 20-1. SRAM_ECC Register Summary
Address Offset
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
0x0000
ECCSTAT
R
0
0
0
0
0
0
0
RDY
W
0x0001
ECCIE
R
0
0
0
0
0
0
0
SBEEIE
W
0x0002
ECCIF
R
0
0
0
0
0
0
0
SBEEIF
W
0x0003 - 0x0006
Reserved
R
0
0
0
0
0
0
0
0
W
0x0007
ECCDPTRH
R
DPTR[23:16]
W
0x0008
ECCDPTRM
R
DPTR[15:8]
W
0x0009
ECCDPTRL
R
DPTR[7:1]
0
W
0x000A - 0x000B
Reserved
R
0
0
0
0
0
0
0
0
W
0x000C
ECCDDH
R
DDATA[15:8]
W
0x000D
ECCDDL
R
DDATA[7:0]
W
0x000E
ECCDE
R
0
0
DECC[5:0]
W
0x000F
ECCDCMD
R
ECCDRR
0
0
0
0
0
ECCDW
ECCDR
W
= Unimplemented, Reserved, Read as zero