Rev. 3.0, 04/02, page xx of xxxviii
Figures
Figure 1.1
Block Diagram of SH7751 Series Functions ...................................................
10
Figure 1.2
Pin Arrangement (256-Pin QFP)......................................................................
11
Figure 1.3
Pin Arrangement (256-Pin BGA) ....................................................................
12
Figure 2.1
Data Formats....................................................................................................
35
Figure 2.2
CPU Register Configuration in Each Processor Mode ....................................
38
Figure 2.3
General Registers .............................................................................................
40
Figure 2.4
Floating-Point Registers...................................................................................
42
Figure 2.5
Data Formats In Memory.................................................................................
47
Figure 2.6
Processor State Transitions ..............................................................................
49
Figure 3.1
Role of the MMU.............................................................................................
53
Figure 3.2
MMU-Related Registers ..................................................................................
55
Figure 3.3
Physical Address Space (MMUCR.AT = 0) ....................................................
59
Figure 3.4
P4 Area ............................................................................................................
60
Figure 3.5
External Memory Space...................................................................................
61
Figure 3.6
Virtual Address Space (MMUCR.AT = 1) ......................................................
62
Figure 3.7
UTLB Configuration........................................................................................
65
Figure 3.8
Relationship between Page Size and Address Format .....................................
66
Figure 3.9
ITLB Configuration .........................................................................................
69
Figure 3.10
Flowchart of Memory Access Using UTLB ....................................................
70
Figure 3.11
Flowchart of Memory Access Using ITLB......................................................
71
Figure 3.12
Operation of LDTLB Instruction .....................................................................
73
Figure 3.13
Memory-Mapped ITLB Address Array ...........................................................
81
Figure 3.14
Memory-Mapped ITLB Data Array 1..............................................................
82
Figure 3.15
Memory-Mapped ITLB Data Array 2..............................................................
83
Figure 3.16
Memory-Mapped UTLB Address Array..........................................................
84
Figure 3.17
Memory-Mapped UTLB Data Array 1 ............................................................
85
Figure 3.18
Memory-Mapped UTLB Data Array 2 ............................................................
86
Figure 4.1
Cache and Store Queue Control Registers (CCR)............................................
89
Figure 4.2
Configuration of Operand Cache (SH7751) ....................................................
92
Figure 4.3
Configuration of Operand Cache (SH7751R)..................................................
93
Figure 4.4
Configuration of Write-Back Buffer................................................................
97
Figure 4.5
Configuration of Write-Through Buffer ..........................................................
97
Figure 4.6
Configuration of Instruction Cache (SH7751) ................................................. 100
Figure 4.7
Configuration of Instruction Cache (SH7751R) .............................................. 101
Figure 4.8
Memory-Mapped IC Address Array ................................................................ 104
Figure 4.9
Memory-Mapped IC Data Array...................................................................... 105
Figure 4.10
Memory-Mapped OC Address Array .............................................................. 106
Figure 4.11
Memory-Mapped OC Data Array .................................................................... 107
Figure 4.12
Memory-Mapped IC Address Array ................................................................ 109
Figure 4.13
Memory-Mapped IC Data Array...................................................................... 110
Figure 4.14
Memory-Mapped OC Address Array .............................................................. 111
Figure 4.15
Memory-Mapped OC Data Array .................................................................... 112
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...