Chapter 10 PCI Controller
10-93
10.4.62 PDMAC Configuration Register (PDMCFG) 0xD220
63
48
Reserved
:
Type
: Initial value
47
32
Reserved
: Type
: Initial value
31
22
21
20
19
16
Reserved
RSTFIFO
EXFER
Reserved
R/W
R/W
:
Type
0x0
0x0
: Initial value
15
14 13 11
10 9 8 7 6 5 4 3 2 1 0
Reserved REQDLY
ERRIE
NCCMPIE NTCMPIE
CHNEN
XFRACT Reserved
BSWAP
XFRSIZE
XFRDIRC
CHRST
R/W
R/W R/W R/W R R/W R/W
R/W
R/W R/W
:
Type
0x0
0x0 0x0 0x0 0x0 0x0 0x0
0x0
0x0 0x1
:
Initial
value
Bit Mnemonic Field
Name
Description
Read/Write
63:22
Reserved
⎯
21
RSTFIFO
Reset FIFO
Reset FIFO (Default: 0x0)
Initializes the Read pointer and Write pointer to the FIFO in the PDMAC,
and sets the FIFO hold count to “0”. Please use the software to clear this
bit when it is set.
This is a function for a diagnosis. Usually, it is not used.
1: Performs FIFO reset.
0: Does not perform FIFO reset.
R/W
20
EXFER
Endian Transfer
Endian Transfer (Default: 0x0)
Specifies whether to perform Endian transfer. Please use the default as is.
Set up EXFER as follows according to a Endian setup of G-Bus.
1: G-Bus in Little Endian
0: G-Bus in Big Endian
R/W
19:14
Reserved
⎯
13:11 REQDLY Request Delay
Time
Request Delay (Default: 0x0)
G-Bus transactions for DMA transfer must be performed separated at least
by the interval this field specifies.
000: Continuously try to perform G-Bus transfer.
001: 16 G-Bus clocks
010: 32 G-Bus clocks
011: 64 G-Bus clocks
100: 128 G-Bus clocks
101: 256 G-Bus clocks
110: 512 G-Bus clocks
111: 1024 G-Bus clocks
R/W
10 ERRIE
Error Detect
Interrupt Enable
Interrupt Enable on Error (Default: 0x0)
1: PDMAC generates an error during error detection.
0: PDMAC does not generate an error during error detection.
R/W
9 NCCMPIE
Normal Chain
Complete
Interrupt Enable
Interrupt Enable on Chain Done (Default: 0x0)
1: PDMAC generates an interrupt when the current chain is complete.
0: PDMAC does not generate an interrupt when the current chain is
complete.
R/W
Figure 10.4.60 PDMAC Configuration Register (1/2)
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...