Chapter 15 Interrupt Controller
15-34
15.4.14 Interrupt Pending Register (IRPND)
0xF680
Indicates the status of each interrupt request regardless of the IRLVL 7-0 and IRMSK value.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
IS31 IS30 IS29 IS28
IS27 IS26
IS25 IS24 IS23 IS22 IS21
Reserved
IS19 IS18 IS17 IS16
R R R R R R R R R R R R R R R
:
Type
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
:
Default
15
14
13 12 11 10 9 8 7 6 5 4 3 2 1 0
IS15
IS14
IS13 IS12
IS11 IS10 IS9 IS8 IS7 IS6 IS5 IS4 IS3 IS2 IS1 IS0
R R R R R R R R R R R R R R R R
:
Type
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
:
Default
Bit Mnemonic Field
Name
Explanation
Read/Write
31
IS31
Interrupt Status 31 IRINTREQ [31] Status (Default: 0, R)
This bit indicates the SPI interrupt status.
1: Interrupt requests
0: No interrupt requests
R
30
IS30
Interrupt Status 30 IRINTREQ [30] Status (Default: 0, R)
This bit indicates the DMA1[3] interrupt status.
1: Interrupt requests
0: No interrupt requests
R
29
IS29
Interrupt Status 29 IRINTREQ [29] Status (Default: 0, R)
This bit indicates the DAM1[2] interrupt status.
1: Interrupt requests
0: No interrupt requests
R
28
IS28
Interrupt Status 28 IRINTREQ [28] Status (Default: 0, R)
This bit indicates the DMA1[1] interrupt status.
1: Interrupt requests
0: No interrupt requests
R
27
IS27
Interrupt Status 27 IRINTREQ [27] Status (Default: 0, R)
This bit indicates the DMA1[0] interrupt status.
1: Interrupt requests
0: No interrupt requests
R
26
IS26
Interrupt Status 26 IRINTREQ [26] Status (Default: 0, R)
This bit indicates the PCIC1 interrupt status.
1: Interrupt requests
0: No interrupt requests
R
25
IS25
Interrupt Status 25 IRINTREQ [25] Status (Default: 0, R)
This bit indicates the ACLCPME interrupt status.
1: Interrupt requests
0: No interrupt requests
R
24
IS24
Interrupt Status 24 IRINTREQ [24] Status (Default: 0, R)
This bit indicates the ACLC interrupt status.
1: Interrupt requests
0: No interrupt requests
R
23
IS23
Interrupt Status 23 IRINTREQ [23] status
This bit indicates the PCIPMC interrupt status
1: Interrupt requests
0: No interrupt requests
R
Figure 15.4.14 Interrupt Source Status Register (1/3)
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...