7.6.23 LDMA_CHx_LINK - Channel Descriptor Link Structure Address Register
Offset
Bit Position
0x098
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00000000
0
0
Access
R
WH
R
WH
R
Name
Bit
Name
Reset
Access Description
31:2
LINKADDR
0x00000000
RWH
Link Structure Address
To use linking, write the address of the the first linked descriptor to this register. When a linked descriptor is loaded, it may
also be linked to another descriptor. Reading this register will reflect the address of the next linked descriptor.
1
LINK
0
RWH
Link Next Structure
After completing the initial transfer, if this bit is set, the DMA will load the next linked descriptor. If the next linked descriptor
also has this bit set, the DMA will load the next linked descriptor.
0
LINKMODE
0
R
Link Structure Addressing Mode
This field specifies the addressing mode of linked descriptors. After loading a linked descriptor, reading this field will indi-
cate the addressing mode of the loaded linked descriptor. Note that the first descriptor always uses absolute addressing
mode.
Value
Mode
Description
0
ABSOLUTE
The LINKADDR field of LDMA_CHx_LINK contains the absolute ad-
dress of the linked descriptor.
1
RELATIVE
The LINKADDR field of LDMA_CHx_LINK contains the relative offset of
the linked descriptor.
EFM32JG1 Reference Manual
LDMA - Linked DMA Controller
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 140