22.5.12 ADCn_BIASPROG - Bias Programming Register for various analog blocks used in ADC operation.
Offset
Bit Position
0x030
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0x0
Access
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16
GPBIASACC
0
RW
Accuracy setting for the system bias during ADC operation
Select bias accuracy mode for ADC operation.
Value
Mode
Description
0
HIGHACC
High accuracy setting. Use when configured for an internal VBGR ref-
erence source.
1
LOWACC
Low accuracy setting. Can be used for all references other than VBGR
to conserve energy.
15:13
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
12
VFAULTCLR
0
RW
Clear VREFOF flag
Use this bit to request clearing of the VREFOF flag. If VREFOF irq is enabled and is triggered, the user must set this bit in
the ISR to clear VREFOF. The user needs to reset this bit to enable VREFOF to trigger further IRQs upon VREF overflow
conditions.
11:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3:0
ADCBIASPROG
0x0
RW
Bias Programming Value of analog ADC block
These bits are used to adjust the bias current in ADC analog block.
Value
Mode
Description
0
NORMAL
Normal power (use for 1Msps operation)
4
SCALE2
Scaling bias to 1/2
8
SCALE4
Scaling bias to 1/4
12
SCALE8
Scaling bias to 1/8
14
SCALE16
Scaling bias to 1/16
15
SCALE32
Scaling bias to 1/32
EFM32JG1 Reference Manual
ADC - Analog to Digital Converter
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 771