24.5.2 GPCRC_CMD - Command Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
Access
W1
Name
Bit
Name
Reset
Access Description
31:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0
INIT
0
W1
Initialization Enable
Writing 1 to this bit initialize the CRC by writing the INIT value in CRC_INIT to CRC_DATA.
24.5.3 GPCRC_INIT - CRC Init Value
Offset
Bit Position
0x008
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00000000
Access
R
WH
Name
Bit
Name
Reset
Access Description
31:0
INIT
0x00000000
RWH
CRC Initialization Value
This value is loaded into CRC_DATA upon issuing the INIT command in CRC_CMD
EFM32JG1 Reference Manual
GPCRC - General Purpose Cyclic Redundancy Check
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 812