Bit
Name
Reset
Access Description
Value
Mode
Description
0
ULFRCO
ULFRCO
1
LFRCO
LFRCO
2
LFXO
LFXO
11:8
PERSEL
0xF
RW
Watchdog Timeout Period Select
Select watchdog timeout period.
Value
Description
0
Timeout period of 9 watchdog clock cycles.
1
Timeout period of 17 watchdog clock cycles.
2
Timeout period of 33 watchdog clock cycles.
3
Timeout period of 65 watchdog clock cycles.
4
Timeout period of 129 watchdog clock cycles.
5
Timeout period of 257 watchdog clock cycles.
6
Timeout period of 513 watchdog clock cycles.
7
Timeout period of 1k watchdog clock cycles.
8
Timeout period of 2k watchdog clock cycles.
9
Timeout period of 4k watchdog clock cycles.
10
Timeout period of 8k watchdog clock cycles.
11
Timeout period of 16k watchdog clock cycles.
12
Timeout period of 32k watchdog clock cycles.
13
Timeout period of 64k watchdog clock cycles.
14
Timeout period of 128k watchdog clock cycles.
15
Timeout period of 256k watchdog clock cycles.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6
SWOSCBLOCK
0
RW
Software Oscillator Disable Block
Set to disallow disabling of the selected WDOG oscillator. Writing this bit to 1 will turn on the selected WDOG oscillator if it
is not already running.
Value
Description
0
Software is allowed to disable the selected WDOG oscillator. See CMU
for detailed description. Note that also CMU registers are lockable.
1
Software is not allowed to disable the selected WDOG oscillator.
5
EM4BLOCK
0
RW
Energy Mode 4 Block
Set to disallow EM4 entry by software.
Value
Description
0
EM4 can be entered by software. See EMU for detailed description.
1
EM4 cannot be entered by software.
EFM32JG1 Reference Manual
WDOG - Watchdog Timer
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 326