Bit
Name
Reset
Access Description
1
VREGVDD
VREGVDD supply
2
IOVDD0
IOVDD/IOVDD0 supply
4
IOVDD1
IOVDD1 supply (if part has two I/O voltages)
11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
10
APORTVMASTER-
DIS
0
RW
APORT Bus Master Disable for Bus selected by VASEL
Determines if the ACMP will request the X or Y APORT bus selected by VASEL. This bit allows multiple APORT connected
devices to monitor the same APORT bus simultaneously by allowing the ACMP to not master the selected bus. When 1,
the determination is expected to be from another peripheral, and the ACMP only passively looks at the bus. When 1, the
selection of channel for a selected bus is ignored (the bus is not), and is whatever selection the external device mastering
the bus has configured for the APORT bus.
Value
Description
0
Bus mastering enabled
1
Bus mastering disabled
9
APORTYMASTER-
DIS
0
RW
APORT Bus Y Master Disable
Determines if the ACMP will request the APORT Y bus selected by POSSEL or NEGSEL. This bit allows multiple APORT
connected devices to monitor the same APORT bus simultaneously by allowing the ACMP to not master the selected bus.
When 1, the determination is expected to be from another peripheral, and the ACMP only passively looks at the bus. When
1, the selection of channel for a selected bus is ignored (the bus is not), and is whatever selection the external device mas-
tering the bus has configured for the APORT bus.
Value
Description
0
Bus mastering enabled
1
Bus mastering disabled
8
APORTXMASTER-
DIS
0
RW
APORT Bus X Master Disable
Determines if the ACMP will request the APORT X bus selected by POSSEL or NEGSEL. This bit allows multiple APORT
connected devices to monitor the same APORT bus simultaneously by allowing the ACMP to not master the selected bus.
When 1, the determination is expected to be from another peripheral, and the ACMP only passively looks at the bus. When
1, the selection of channel for a selected bus is ignored (the bus is not), and is whatever selection the external device mas-
tering the bus has configured for the APORT bus.
Value
Description
0
Bus mastering enabled
1
Bus mastering disabled
7:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3
GPIOINV
0
RW
Comparator GPIO Output Invert
Set this bit to 1 to invert the comparator alternate function output to GPIO.
Value
Mode
Description
0
NOTINV
The comparator output to GPIO is not inverted
1
INV
The comparator output to GPIO is inverted
EFM32JG1 Reference Manual
ACMP - Analog Comparator
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 698