9.5.20 EMU_DCDCLNVCTRL - DCDC Low Noise Voltage Register
Offset
Bit Position
0x05C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x71
0
Access
R
WH
R
W
Name
Bit
Name
Reset
Access Description
31:15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14:8
LNVREF
0x71
RWH
Low Noise Mode VREF Trim
Low noise mode Vref trim. LNATT and LNVREF set the output of the DCDC to 3*(1+LNATT)*(235.48+3.226*LNVREF).
Customers should use the emlib functions for configuring this field. Reset with POR, Hard Pin Reset, or BOD Reset.
7:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1
LNATT
0
RW
Low Noise Mode Feedback Attenuation
Low noise mode feedback attenuation. Customers should use the emlib functions for configuring this field. Reset with POR,
Hard Pin Reset, or BOD Reset.
Value
Mode
Description
0
DIV3
Feedback Ratio is 1/3
1
DIV6
Feedback Ratio is 1/6
0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
EFM32JG1 Reference Manual
EMU - Energy Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 196