Bit
Name
Reset
Access Description
31
WDOGRSTDIS
0
RW
Watchdog Reset Disable
Disable watchdog reset output.
Value
Mode
Description
0
EN
A timeout will cause a watchdog reset
1
DIS
A timeout will not cause a watchdog reset
30
CLRSRC
0
RW
Watchdog Clear Source
Select watchdog clear source.
Value
Mode
Description
0
SW
A write to the clear bit will clear the watchdog counter
1
PCH0
A rising edge on the PRS Channel0 will clear the watchdog counter
29:27
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
26:24
WINSEL
0x0
RW
Watchdog Illegal Window Select
Select watchdog illegal limit.
Value
Description
0
Disabled.
1
Window limit is 12.5% of the Timeout.
2
Window limit is 25.0% of the Timeout.
3
Window limit is 37.5% of the Timeout.
4
Window limit is 50.0% of the Timeout.
5
Window limit is 62.5% of the Timeout.
6
Window limit is 75.0% of the Timeout.
7
Window limit is 87.5% of the Timeout.
23:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17:16
WARNSEL
0x0
RW
Watchdog Timeout Period Select
Select watchdog warning timeout period.
Value
Description
0
Disabled.
1
Warning timeout is 25% of the Timeout.
2
Warning timeout is 50% of the Timeout.
3
Warning timeout is 75% of the Timeout.
15:14
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
13:12
CLKSEL
0x0
RW
Watchdog Clock Select
Selects the WDOG oscillator, i.e. the clock on which the watchdog will run.
EFM32JG1 Reference Manual
WDOG - Watchdog Timer
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 325