Bit
Name
Reset
Access Description
31
CMUERR
0
RW
CMUERR Interrupt Enable
Enable/disable the CMUERR interrupt
30:15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14
LFTIMEOUTERR
0
RW
LFTIMEOUTERR Interrupt Enable
Enable/disable the LFTIMEOUTERR interrupt
13
HFRCODIS
0
RW
HFRCODIS Interrupt Enable
Enable/disable the HFRCODIS interrupt
12
HFXOSHUNTOPTR-
DY
0
RW
HFXOSHUNTOPTRDY Interrupt Enable
Enable/disable the HFXOSHUNTOPTRDY interrupt
11
HFXOPEAKDETRDY 0
RW
HFXOPEAKDETRDY Interrupt Enable
Enable/disable the HFXOPEAKDETRDY interrupt
10
HFXOPEAKDETERR 0
RW
HFXOPEAKDETERR Interrupt Enable
Enable/disable the HFXOPEAKDETERR interrupt
9
HFXOAUTOSW
0
RW
HFXOAUTOSW Interrupt Enable
Enable/disable the HFXOAUTOSW interrupt
8
HFXODISERR
0
RW
HFXODISERR Interrupt Enable
Enable/disable the HFXODISERR interrupt
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6
CALOF
0
RW
CALOF Interrupt Enable
Enable/disable the CALOF interrupt
5
CALRDY
0
RW
CALRDY Interrupt Enable
Enable/disable the CALRDY interrupt
4
AUXHFRCORDY
0
RW
AUXHFRCORDY Interrupt Enable
Enable/disable the AUXHFRCORDY interrupt
3
LFXORDY
0
RW
LFXORDY Interrupt Enable
Enable/disable the LFXORDY interrupt
2
LFRCORDY
0
RW
LFRCORDY Interrupt Enable
Enable/disable the LFRCORDY interrupt
1
HFXORDY
0
RW
HFXORDY Interrupt Enable
Enable/disable the HFXORDY interrupt
0
HFRCORDY
0
RW
HFRCORDY Interrupt Enable
Enable/disable the HFRCORDY interrupt
EFM32JG1 Reference Manual
CMU - Clock Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 271