9.5.21 EMU_DCDCTIMING - DCDC Controller Timing Value Register
Offset
Bit Position
0x060
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0xFF
0x1F
1
0xFF
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
30:29
DUTYSCALE
0x0
RW
Select bias duty cycle clock.
Select between undivided, divided by 2, divided by 4 or divided by 8 versions of control signals from the bias block(typically
4KHz but changes with temp).
28
PWMRETIME
0
RW
Low Noise Controller retiming mode
Reserved for internal use. Do not change.
27:20
BYPWAIT
0xFF
RW
Bypass mode transition from low power or low noise modes wait
wait
Bypass initialization wait. Add 1 to the value. Should be programmed to 119 to ensure at least 10us. Wait time = (BYPWAIT
+1)*(100ns +/- 20%) ns. Reset with POR, Hard Pin Reset, or BOD Reset.
19:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16:12
LNWAIT
0x1F
RW
Low Noise Controller Initialization wait time
Low noise controller Initialization wait time. Add 1 to the value. Should be programmed to 11 to ensure a minimum of 1us.
Wait time = (1)*(100ns +/- 20%) ns. Reset with POR, Hard Pin Reset, or BOD Reset
11
COMPENPRCHGEN 1
RW
LN mode precharge enable
Reserved for internal use. Do not change.
10:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
7:0
LPINITWAIT
0xFF
RW
Low power initialization wait time
Low power initialization wait time. Add 1 to the value. Should be programmed to 119 to ensure at least 10us. Wait time =
(LPI1)*(100ns +/- 20%) ns. Reset with POR, Hard Pin Reset, or BOD Reset
EFM32JG1 Reference Manual
EMU - Energy Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 197