Bit
Name
Reset
Access Description
31:13
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
12
DEBUGRUN
0
RW
Debug Mode Run Enable
Set to keep the LETIMER running in debug mode.
Value
Description
0
LETIMER is frozen in debug mode
1
LETIMER is running in debug mode
11:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
9
COMP0TOP
0
RW
Compare Value 0 Is Top Value
When set, the counter is cleared in the clock cycle after a compare match with compare channel 0.
Value
Description
0
The top value of the LETIMER is 65535 (0xFFFF)
1
The top value of the LETIMER is given by COMP0
8
BUFTOP
0
RW
Buffered Top
Set to load COMP1 into COMP0 when REP0 reaches 0, allowing a buffered top value
Value
Description
0
COMP0 is only written by software
1
COMP0 is set to COMP1 when REP0 reaches 0
7
OPOL1
0
RW
Output 1 Polarity
Defines the idle value of output 1.
6
OPOL0
0
RW
Output 0 Polarity
Defines the idle value of output 0.
5:4
UFOA1
0x0
RW
Underflow Output Action 1
Defines the action on LETn_O1 on a LETIMER underflow.
Value
Mode
Description
0
NONE
LETn_O1 is held at its idle value as defined by OPOL1.
1
TOGGLE
LETn_O1 is toggled on CNT underflow.
2
PULSE
LETn_O1 is held active for one LFACLK
LETIMER0
clock cycle on CNT
underflow. The output then returns to its idle value as defined by
OPOL1.
3
PWM
LETn_O1 is set idle on CNT underflow, and active on compare match
with COMP1
3:2
UFOA0
0x0
RW
Underflow Output Action 0
Defines the action on LETn_O0 on a LETIMER underflow.
Value
Mode
Description
0
NONE
LETn_O0 is held at its idle value as defined by OPOL0.
EFM32JG1 Reference Manual
LETIMER - Low Energy Timer
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 660