6.5.17 MSC_STARTUP - Startup Control
Offset
Bit Position
0x05C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x1
0
1
1
0x001
0x04D
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
30:28
STWS
0x1
RW
Startup Waitstates
Active wait for flash startup startup after SDLY0.
27
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
26
STWSAEN
0
RW
Startup Waitstates Always Enable
Use the number of waitstates given by STWS during startup always.
25
STWSEN
1
RW
Startup Waitstates Enable
Use the number of waitstates given by STWS during startup. During the optional STDLY1 timeout.
24
ASTWAIT
1
RW
Active Startup Wait
Active wait for flash startup startup after SDLY0.
23:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21:12
STDLY1
0x001
RW
Startup Delay 0
Number of cycles with startup waitstates, and also the maximum number of cycles startup sampling will be attempted be-
fore starting up system.
11:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
9:0
STDLY0
0x04D
RW
Startup Delay 0
Number of idle cycles from exiting sleep mode.
EFM32JG1 Reference Manual
MSC - Memory System Controller
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 92