Bit
Name
Reset
Access Description
31:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5
RTSPEN
0
RW
RTS Pin Enable
When set, the RTS pin of the USART is enabled.
Value
Description
0
The USn_RTS pin is disabled
1
The USn_RTS pin is enabled
4
CTSPEN
0
RW
CTS Pin Enable
When set, the CTS pin of the USART is enabled.
Value
Description
0
The USn_CTS pin is disabled
1
The USn_CTS pin is enabled
3
CLKPEN
0
RW
CLK Pin Enable
When set, the CLK pin of the USART is enabled.
Value
Description
0
The USn_CLK pin is disabled
1
The USn_CLK pin is enabled
2
CSPEN
0
RW
CS Pin Enable
When set, the CS pin of the USART is enabled.
Value
Description
0
The USn_CS pin is disabled
1
The USn_CS pin is enabled
1
TXPEN
0
RW
TX Pin Enable
When set, the TX/MOSI pin of the USART is enabled
Value
Description
0
The U(S)n_TX (MOSI) pin is disabled
1
The U(S)n_TX (MOSI) pin is enabled
0
RXPEN
0
RW
RX Pin Enable
When set, the RX/MISO pin of the USART is enabled.
Value
Description
0
The U(S)n_RX (MISO) pin is disabled
1
The U(S)n_RX (MISO) pin is enabled
EFM32JG1 Reference Manual
USART - Universal Synchronous Asynchronous Receiver/Transmitter
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 532