9.5.22 EMU_DCDCLPVCTRL - DCDC Low Power Voltage Register
Offset
Bit Position
0x064
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0xB4
0
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8:1
LPVREF
0xB4
RW
LP mode reference selection for EM23 and EM4H
Select Vref level. Maximum available code is 8'b11100111. LPATT and LPVREFSEL set the output of the DCDC to
4*(1+LPATT)*(30+LPVREF)*2.2mV. Customers should use the emlib functions for configuring this field. Reset with POR,
Hard Pin Reset, or BOD Reset.
0
LPATT
0
RW
Low power feedback attenuation
Low power feedback attenuation select. Customers should use the emlib functions for configuring this field. Reset with
POR, Hard Pin Reset, or BOD Reset.
Value
Mode
Description
0
DIV4
Feedback Ratio is 1/4
1
DIV8
Feedback Ratio is 1/8
EFM32JG1 Reference Manual
EMU - Energy Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 198