Bit
Name
Reset
Access Description
31
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
30
FILT
0
RW
Digital Filter
Enable digital filter.
Value
Mode
Description
0
DISABLE
Digital filter disabled
1
ENABLE
Digital filter enabled
29
INSEL
0
RW
Input Selection
Select Compare/Capture channel input.
Value
Mode
Description
0
PIN
TIMERnCCx pin is selected
1
PRS
PRS input (selected by PRSSEL) is selected
28
PRSCONF
0
RW
PRS Configuration
Select PRS pulse or level.
Value
Mode
Description
0
PULSE
Each CC event will generate a one HFPERCLK cycle high pulse
1
LEVEL
The PRS channel will follow CC out
27:26
ICEVCTRL
0x0
RW
Input Capture Event Control
These bits control when a Compare/Capture PRS output pulse and interrupt flag is set. DMA request however is set on
every capture.
Value
Mode
Description
0
EVERYEDGE
PRS output pulse and interrupt flag set on every capture
1
EVERYSECONDEDGE PRS output pulse and interrupt flag set on every second capture
2
RISING
PRS output pulse and interrupt flag set on rising edge only (if ICEDGE
= BOTH)
3
FALLING
PRS output pulse and interrupt flag set on falling edge only (if ICEDGE
= BOTH)
25:24
ICEDGE
0x0
RW
Input Capture Edge Select
These bits control which edges the edge detector triggers on. The output is used for input capture and external clock input.
Value
Mode
Description
0
RISING
Rising edges detected
1
FALLING
Falling edges detected
2
BOTH
Both edges detected
3
NONE
No edge detection, signal is left as it is
23:20
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
EFM32JG1 Reference Manual
TIMER - Timer/Counter
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 629