9.5.2 EMU_STATUS - Status Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
Access
R
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20
EM4IORET
0
R
IO Retention Status
The status of IO retention. Will be set upon EM4 entry based on EM4IORETMODE in EMU_EM4CTRL. Cleared by setting
EM4UNLATCH in EMU_CMD, and can also be cleared in EM4H by the VMON.
Value
Mode
Description
0
DISABLED
IO retention is disabled.
1
ENABLED
IO retention is enbled.
19:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8
VMONFVDD
0
R
VMON VDDFLASH Channel.
Indicates the status of the VDDFLASH channel of the VMON.
7:5
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
4
VMONIO0
0
R
VMON IOVDD0 Channel.
Indicates the status of the IOVDD0 channel of the VMON.
3
VMONDVDD
0
R
VMON DVDD Channel.
Indicates the status of the DVDD channel of the VMON.
2
VMONALTAVDD
0
R
Alternate VMON AVDD Channel.
Indicates the status of the Alternate AVDD channel of the VMON.
1
VMONAVDD
0
R
VMON AVDD Channel.
Indicates the status of the AVDD channel of the VMON.
0
VMONRDY
0
R
VMON ready
VMON status. When high, this bit indicates that all the enabled channels are ready. When low, it indicates that one or more
of the enabled channels are not ready.
EFM32JG1 Reference Manual
EMU - Energy Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 172