13.5.3 PRS_ROUTEPEN - I/O Routing Pin Enable Register
Offset
Bit Position
0x008
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11
CH11PEN
0
RW
CH11 Pin Enable
When set, GPIO output from PRS channel 11 is enabled
10
CH10PEN
0
RW
CH10 Pin Enable
When set, GPIO output from PRS channel 10 is enabled
9
CH9PEN
0
RW
CH9 Pin Enable
When set, GPIO output from PRS channel 9 is enabled
8
CH8PEN
0
RW
CH8 Pin Enable
When set, GPIO output from PRS channel 8 is enabled
7
CH7PEN
0
RW
CH7 Pin Enable
When set, GPIO output from PRS channel 7 is enabled
6
CH6PEN
0
RW
CH6 Pin Enable
When set, GPIO output from PRS channel 6 is enabled
5
CH5PEN
0
RW
CH5 Pin Enable
When set, GPIO output from PRS channel 5 is enabled
4
CH4PEN
0
RW
CH4 Pin Enable
When set, GPIO output from PRS channel 4 is enabled
3
CH3PEN
0
RW
CH3 Pin Enable
When set, GPIO output from PRS channel 3 is enabled
2
CH2PEN
0
RW
CH2 Pin Enable
When set, GPIO output from PRS channel 2 is enabled
1
CH1PEN
0
RW
CH1 Pin Enable
When set, GPIO output from PRS channel 1 is enabled
0
CH0PEN
0
RW
CH0 Pin Enable
When set, GPIO output from PRS channel 0 is enabled
EFM32JG1 Reference Manual
PRS - Peripheral Reflex System
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 342