4.5 SRAM
The primary task of the SRAM memory is to store application data. Additionally, it is possible to execute instructions from SRAM, and
the DMA may be set up to transfer data between the SRAM, Flash and peripherals.
• Up to 32 KB of memory
• Bit-band access support
• Set of RAM blocks may be powered down when not in use
• Data retention of the entire memory in EM0 Active to EM3 Stop
The SRAM memory may be split among two or more different AHB slaves (e.g., RAM0, RAM1, ...) in order to allow simultaneous ac-
cess to different sections of the memory from two different AHB masters. For example, the Cortex-M3 can access RAM0 while the DMA
controller accesses RAM1 in parallel. See
Figure 4.1 EFM32 Jade Gecko Bus System on page 14
for AHB slave connectivity details.
EFM32JG1 Reference Manual
Memory and Bus System
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 24