ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 70 -
Revision 2.4
IRQ16 ~ IRQ19 Interrupt Priority Register
(
NVIC_IPR4
)
Register
Offset
R/W
Description
Reset Value
NVIC_IPR4
0x310 R/W
IRQ16 ~ IRQ19 Priority Control Register
0x0000_0000
31
30
29
28
27
26
25
24
PRI_19
Reserved
23
22
21
20
19
18
17
16
PRI_18
Reserved
15
14
13
12
11
10
9
8
PRI_17
Reserved
7
6
5
4
3
2
1
0
PRI_16
Reserved
Table 5-32 Interrupt Priority Register (IPR4, address 0xE000_E410)
Bits
Description
[31:30]
PRI_19
Priority of IRQ19
“0” denotes the highest priority and “3” denotes lowest priority
[23:22]
PRI_18
Priority of IRQ18
“0” denotes the highest priority and “3” denotes lowest priority
[15:14]
PRI_17
Priority of IRQ17
“0” denotes the highest priority and “3” denotes lowest priority
[7:6]
PRI_16
Priority of IRQ16
“0” denotes the highest priority and “3” denotes lowest priority