Fabric DDR Subsystem
Microsemi ProprietaryUG0446 User Guide Revision 7.0
182
13
CALIB_LOCK
0×0
Used in the DDRIO calibration block as an override
to lock the codes during intermediate runs. When
the firmware receives CALIB_INTRPT, it may
choose to assert this signal by prior knowledge of
the traffic without going through the process of
putting the DDR into self refresh.
12
CALIB_START
0×0
Indicates that rerun of the calibration state machine
is required in the DDRIO calibration block.
[11:6]
NCODE
0×0
Indicates the DPC override NCODE from flash in
DDRIO calibration. This can also be overwritten
from the firmware.
[5:0]
PCODE
0×0
Indicates the PC override PCODE from flash in the
DDRIO calibration block. This is also be overwritten
from the firmware.
Table 153 •
FDDR_INTERRUPT_ENABLE
Bit
Number
Name
Reset
Value
Description
[31:7]
Reserved
0×0
Software should not rely on the value of a reserved
bit. To provide compatibility with future products, the
value of a reserved bit should be preserved across a
read-modify-write operation.
6
DDR_FIC_INT_ENABLE
0×0
Masking bit to enable DDR_FIC interrupt
5
IO_CALIB_INT_ENABLE
0×0
Masking bit to enable DDR I/O calibration interrupt
4
FDDR_ECC_INT_ENABLE
0×0
Masking bit to enable ECC error interrupt
3
FABRIC_PLL_LOCKLOST_INT_ENABLE
0×0
Masking bit to enable FAB_PLL_LOCK_LOST
interrupt
2
FABRIC_PLL_LOCK_INT_ENABLE
0×0
Masking bit to enable FAB_PLL_LOCK interrupt
1
FPLL_LOCKLOST_INT_ENABLE
0×0
Masking bit to enable FPLL_LOCK_LOST interrupt
0
FPLL_LOCK_INT_ENABLE
0×0
Masking bit to enable FPLL_LOCK interrupt
Table 154 •
F_AXI_AHB_MODE_SEL
Bit
Number
Name
Reset
Value
Description
[31:1]
Reserved
0×0
Software should not rely on the value of a reserved bit. To
provide compatibility with future products, the value of a
reserved bit should be preserved across a read-modify-write
operation.
0
F_AXI_AHB_MODE
0×0
1: AXI interface in the fabric will be selected.
0: AHB interface in the fabric will be selected.
Table 152 •
FDDR_IO_CALIB