Fabric DDR Subsystem
Microsemi ProprietaryUG0446 User Guide Revision 7.0
181
Table 150 •
PLL_DELAY_LINE_SEL
Bit
Number
Name
Reset
Value
Description
[31:4]
Reserved
0×0
Software should not rely on the value of a reserved bit. To
provide compatibility with future products, the value of a
reserved bit should be preserved across a
read-modify-write operation.
[3:2]
PLL_FB_DEL_SEL
0×0
Selects the delay values that are added to the FPLL
feedback clock before being output to the FPLL.
00: No buffer delay
01: One buffer delay
10: Two buffers delay
11: Three buffers delay
[1:0]
PLL_REF_DEL_SEL
0×0
Selects the delay values that are added to the FPLL
reference clock before being output to the FPLL.
00: No buffer delay
01: One buffer delay
10: Two buffers delay
11: Three buffers delay
Table 151 •
FDDR_SOFT_RESET
Bit
Number
Name
Reset
Value
Description
[31:2]
Reserved
0×0
Software should not rely on the value of a reserved bit. To
provide compatibility with future products, the value of a
reserved bit should be preserved across a
read-modify-write operation.
1
FDDR_DDR_FIC_SOFTRESET
0×1
When 1, holds the DDR_FIC (AXI/AHB) interface
controller in reset.
0
FDDR_CTLR_SOFTRESET
0×1
When 1, holds the FDDR subsystem in reset.
Table 152 •
FDDR_IO_CALIB
Bit
Number
Name
Reset
Value
Description
[31:15]
Reserved
0×0
Software should not rely on the value of a reserved
bit. To provide compatibility with future products,
the value of a reserved bit should be preserved
across a read-modify-write operation.
14
CALIB_TRIM
0×0
Indicates override of the calibration value from the
pc code / programmed code values in the DDRIO
calibration block.