MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1007
Preliminary—Subject to Change Without Notice
ADC0/1_EN — Enable bit for ADC0/1
ADC0/1_EN enables ADC0/1 to perform A/D conversions. Refer to
Section 24.6.6.1, “Enabling and
for details.
1 = ADC is enabled and ready to perform A/D conversions.
0 = ADC is disabled. Clock supply to ADC0/1 is stopped.
NOTE:
The bias generator circuit inside the ADC hard macro ceases functioning when
both ADC0_EN and ADC1_EN bits are negated.
NOTE:
Conversion commands sent to the CBuffer of a disabled ADC are ignored by the
ADC control hardware.
NOTE:
When the ADC0/1_EN status is changed from asserted to negated, the ADC Clock
will not stop until it reaches its low phase.
ADC0/1_EMUX — External Multiplexer enable for ADC0/1
When ADC0/1_EMUX is asserted, the MA pins will output digital values according to the number of
the external channel being converted for selecting external multiplexer inputs. Refer to
“Internal/External Multiplexing
for a detailed description about how ADC0/1_EMUX affects channel
number decoding.
1 = External multiplexer enabled; external multiplexer channels can be selected.
0 = External multiplexer disabled; no external multiplexer channels can be selected.
NOTE:
Both ADC0/1_EMUX bits must not be asserted at the same time.
NOTE:
The ADC0/1_EMUX bit must only be written when the ADC0/1_EN bit is negated.
ADC0/1_EMUX can be set during the same write cycle used to set ADC0/1_EN.
ADC0/1_CLK_SEL — Clock Selector for ADC0/1
The ADC0/1_CLK_SEL is used to select between the system clock signal or the prescaler output
signal. The prescaler provides the system clock signal divided by a even factor from 2 to 64. This is
required to permit the ADC to run as fast as possible when the device is in Low Power Active mode
and system clock is around 1 MHz.
ADC0 Register address: 0x01
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ADC0
_EN
0
0
0
ADC0
_EMU
X
0
0
0
0
0
ADC0
_CLK
_ SEL
ADC0_CLK_PS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
ADC1 Register address: 0x01
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ADC1
_EN
0
0
0
ADC1
_EMU
X
0
0
0
0
0
ADC1
_CLK
_ SEL
ADC1_CLK_PS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
= Unimplemented or Reserved
Figure 24-37. ADC0/1 Control Registers (ADC0/1_CR)