MPC563XM Reference Manual, Rev. 1
256
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
11.6.2.5
Address Register (CFLASH_AR)
The CFLASH_AR provides the first failing address in the event of ECC event error
(CFLASH_MCR[EER] set), as well as providing the address of a failure that occurs in a state machine
operation (CFLASH_MCR[PEG] cleared). ECC event errors take priority over state machine errors. This
is especially valuable in the event of a RWW operation, where the read senses an ECC error and the state
machine fails simultaneously. This address is always a doubleword address that selects 64 bits.
In normal operating mode, the CFLASH_AR is not writable.
Table 11-8. CFLASH_LMSR Field Descriptions
Field
Description
0–13
Reserved
14–15
MSEL[1:0]
Mid address space block select
Values in the selected register signify that a block(s) is or is not selected for erase. The reset value for the
select registers is 0. The blocks must be selected (or unselected) before doing an erase interlock write as
part of the erase sequence. The select register is not writable after an interlock write is completed or if a
high voltage operation is suspended. In the event that blocks are not present (due to configuration or total
memory size), the corresponding SELECT bits default to unselected, and are not writable. The reset value
is always 0, and register writes have no effect. A description of how blocks are numbered is detailed in
Section 11.6.2.2, “Low/Mid Address Space Block Locking Register (CFLASH_LMLR)
.”
0b0000 Mid address space blocks are
not
selected for erase
0b0001 One mid address space block is selected for erase
0b0011 Two mid address space blocks are selected for erase
16–25
Reserved
26–31
LSEL[5:0]
Low address space block select
Used to select blocks in the low address space; these have the same description and attributes as the
MSEL bits.
For this device, those bits are read only bits and locked to 0.
Addre
ss:
Base (0xC3F8_8000) + 0x0018
Access: User read only
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
R 0
0
0
0
0
0
0
0
0
ADDR
0
0
0
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 11-7. Address Register (CFLASH_AR)