MPC563XM Reference Manual, Rev. 1
178
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Note:
for n = 0 to 7
Figure 8-3. Master Priority Register n
MPRn
Master Priority Register n
Addr
$BASE + 0x000 + n*100
Wait State: 0
Access: S
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
BIT
16
MSTR_7
MSTR_6
MSTR_5
MSTR_4
TYPE:
r
rw
rw
rw
r
rw
rw
rw
r
rw
rw
rw
r
rw
rw
rw
RESET:
0
1
1
1
0
1
1
0
0
1
0
1
0
1
0
0
Note:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
BIT 0
MSTR_3
MSTR_2
MSTR_1
MSTR_0
TYPE:
r
rw
rw
rw
r
rw
rw
rw
r
rw
rw
rw
r
rw
rw
rw
RESET:
0
0
1
1
0
0
1
0
0
0
0
1
0
0
0
0
Note:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Table 8-6. Master Priority Register Descriptions
Name
Description
Settings
Bit 31
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_7
Bits 30 - 28
Master 7 Priority -
These bits set the arbitration priority
for master port 7 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 111
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.
Bit 27
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_6
Bits 26 - 24
Master 6 Priority -
These bits set the arbitration priority
for master port 6 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 110
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.
Bit 23
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_5
Bits 22 - 20
Master 5 Priority -
These bits set the arbitration priority
for master port 5 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 101
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.