MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
639
Preliminary—Subject to Change Without Notice
FCK — Filter Clock select bit
The FCK bit selects the clock source for the programmable input filter.
1 = main clock
0 = prescaled clock
FEN — FLAG Enable bit
The FEN bit allows the Unified Channel FLAG bit to generate an interrupt signal or a DMA request
signal (The type of signal to be generated is defined by the DMA bit).
1 = Enable (FlAG will generate an interrupt or DMA request)
0 = Disable (FLAG does not generate an interrupt or DMA request)
FORCMA — Force Match A bit
For output modes, the FORCMA bit is equivalent to a successful comparison on comparator A (except
that the FLAG bit is not set). This bit is cleared by reset and is always read as zero. This bit is valid for
every output operation mode which uses comparator A, otherwise it has no effect.
1 = Force a match at comparator A
0 = Has no effect
For input modes, the FORCMA bit is not used and writing to it has no effect.
FORCMB — Force Match B bit
For output modes, the FORCMB bit is equivalent to a successful comparison on comparator B (except
that the FLAG bit is not set). This bit is cleared by reset and is always read as zero. This bit is valid for
every output operation mode which uses comparator B, otherwise it has no effect.
1 = Force a match at comparator B
0 = Has not effect
For input modes, the FORCMB bit is not used and writing to it has no effect.
BSL[0:1] — Bus Select bits
The BSL[0:1] bits are used to select either one of the counter buses or the internal counter to be used by
the Unified Channel. Refer to
for details.
1000
16
all others
reserved
1
Filter latency is 3 clock edges.
2
The input signal is synchronized before arriving to the digital filter.
Table 22-14. UC BSL bits
BSL[0:1]
selected bus
00
All channels: counter bus[A]
01
Channels 0 to 7: counter bus[B]
Channels 8 to 15: counter bus[C]
Channels 16 to 23: counter bus[D]
Table 22-13. UC Input Filter bits (continued)
IF[0:3]
1
Minimum input Pulse width [FLT_CLK periods]