MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
965
Preliminary—Subject to Change Without Notice
EQADC will complete the transfer and update CFIFO status before halting future command
transfers from any CFIFO. Command transfers to the internal CBuffers are considered completed
when a command is written to the buffers.
Command transfers to the external device are considered completed when the serial transmission of
the command is completed. If valid data (conversion result or data read from an ADC register) is
received at the end of a serial transmission, it will not be sent to an RFIFO until stop mode is exited.
The CFIFO status bits will still be updated after the completion of the serial transmission, therefore,
after stop mode entry request is detected, the EQADC status bits will only stop changing several
system clock cycles after the on-going serial transmission completes.
If the command message transmission is aborted, the EQADC will complete the abort procedure
before halting future command transfers from any CFIFO. The message of the CFIFO that caused
the abort of the previous serial transmission will only be transmitted after stop mode is exited.
•
Command/Null message transfer through serial interface was aborted but next serial transmission
did not start.
If the stop mode entry request is detected between the time a previous serial transmission was
aborted and the start of the next transmission, the EQADC will complete the abort procedure before
halting future command transfers from any CFIFO. The message of the CFIFO that caused the abort
of the previous serial transmission will only be transferred after stop mode is exited.
24.3.5
Factory Test Mode
Refer to EQADC Test Guide.
24.4
External Signal Description
24.4.1
Overview
The following is a list of external pins.
NOTE:
At chip integration level, some of the digital and analog signals listed here
might share pins. Refer to the SoC guide for details.
Table 24-1. External Signals
Name
Port
Function
Reset
State
Type
AN0/DAN0+
Input
Single-ended analog input /
Differential analog input positive
terminal
Analog
AN1/DAN0-
Input
Single-ended analog input /
Differential analog input negative
terminal
Analog
AN2/DAN1+
Input
Single-ended analog input /
Differential analog input positive
terminal
Analog