MPC563XM Reference Manual, Rev. 1
906
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
23.4.9.3.9
Predefined Channel Modes
Microcode PDCM field (4 bits) defines the channel mode (see
Section 23.4.5.4, “Channel Modes
).
. Note that PDCM bit 0 selects between Single Transition
(PDCM[0]=0) and Double Transition (PDCM[0]=1) predefined modes.
PDCM is also used to select the user-defined channel mode, defined by the channel register UDCM (see
Section , “UDCM - User Defined Channel Mode
23.4.9.3.10
Channel Interrupt and Data Transfer Requests
Microcode can issue Interrupt Requests, Data Transfer Requests and Global Exception through CIRC
field. For more information see
Section 23.4.2.2, “Interrupts and Data Transfer Requests
Table 23-88. Disable Match and Transition Service Request - MTD
MTD
Action on SRI
Action on TCCE1
00
SRI = 0: enable service requests for match and transition
TCCE1 = 0: disable transition
captures
1
when TDL1 = 1
1
Disables only captures on transition events specified by IPAC1.
01
SRI = 1: disable service requests for match and transition
10
SRI = 1: disable service requests for match and transition
TCCE1 = 1: enable transition
captures
2
when TDL1 = 1
2
Enables only captures into Capture 1 register, on transition events specified by IPAC1.
11
don’t change
Table 23-89. Predefined Channel Modes
PDCM
Channel mode
0000
em_b_st
0001
em_b_dt
0010
em_nb_st
0011
em_nb_dt
0100
m2_st
0101
m2_dt
0110
bm_st
0111
bm_dt
1000
m2_o_st
1001
m2_o_dt
1010
user-defined channel mode
1011
reserved
1100
sm_st
1101
sm_dt
1110
sm_st_e
1111
keep current channel mode