MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
979
Preliminary—Subject to Change Without Notice
Figure 24-7. EQADC RFIFO Pop Register x (EQADC_RFPRx)
RF_POPx[0:15] — Result FIFO Pop Data
x
When RFIFOx is not empty, the RF_POPx
contains the next unread entry value of RFIFOx
.
Reading
a word, a half-word, or any bytes from EQADC_RFPRx will pop one entry from RFIFOx and cause
the RFCTRx field to be decremented by one in the
Section 24.5.2.9, “EQADC FIFO and Interrupt
When the RFIFOx is empty, any read on EQADC_RFPRx
returns
undefined data value and does not decrement the RFCTRx value. Writing to EQADC_RFPRx
has no
effect.
24.5.2.7
EQADC CFIFO Control Registers (EQADC_CFCR)
The EQADC CFIFO Control Registers (EQADC_CFCR) contain bits that affect CFIFOs. These bits
specify the CFIFO operation mode and can invalidate all of the CFIFO contents.
Figure 24-8. EQADC CFIFO Control Register 0 (EQADC_CFCR0)
Register address: EQA0x030
Register address: EQA0x034
Register address: EQA0x038
Register address: EQA0x03C
Register address: EQA0x040
Register address: EQA0x044
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
RF_POPx
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Register address: EQA0x050
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
CFE
EE0
STR
ME0
0
0
0
MODE0
AMODE0
W
SSE
0
CFIN
V0
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
MODE1
0
0
0
0
W
SSE
1
CFIN
V1
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved