MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
483
Preliminary—Subject to Change Without Notice
Figure 16-10. DMA/Interrupt Request Enable Register (SIU_DIRER)
NMI_SEL — NMI Interrupt Platform Input Selection
This write once bit selects which platform input will be used for the NMI interrupt signal, when an
edge triggered event occurs on the NMI input.
1 = Critical interrupt request input is selected
0 = NMI interrupt request input is selected
EIRE
x
— External DMA/Interrupt Request Enable
x
This bit enables the assertion of a DMA or the interrupt request from the SIU to the interrupt controller
when an edge triggered event occurs on the IRQ
x
inputs.
1 = External interrupt request is enabled
0 = External interrupt request is disabled
16.9.7
DMA/Interrupt Request Select Register (SIU_DIRSR)
The DMA/Interrupt Request Select Register allows selection between a DMA or interrupt request for
events on the IRQ0 and IRQ3 inputs.
Figure 16-11. DMA/Interrupt Request Select Register (SIU_DIRSR)
DIRS
x
— DMA/Interrupt Request Select
x
This bit selects between a DMA or interrupt request when an edge triggered event occurs on the
corresponding IRQ
x
input.
SI 0x18
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
NMI_
SEL
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
EIRE
15
EIRE
14
EIRE
13
EIRE
12
EIRE
11
EIRE
10
EIRE
9
EIRE
8
EIRE
7
EIRE
6
EIRE
5
EIRE
4
EIRE
3
EIRE
2
EIRE
1
EIRE
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
SI 0x1C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
DIRS
3
DIRS
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved