MPC563XM Reference Manual, Rev. 1
1234
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
27.4
Functional Description
This section provides a complete functional description of the eSCI block, detailing the operation of the
design from the end user perspective in a number of subsections.
27.4.1
Module Control
The operational mode of the module is controlled by the MDIS bit in the
SCI Control Register 3 (SCICR3)
.
The module can transmit and receives data when it is enabled, i.e MDIS=0.
27.4.2
Frame Formats
The eSCI module uses the standard NRZ mark/space data format. The eSCI supports three basic frame
types, which are the data frames, break characters, and idle characters.
27.4.2.1
Data Frame Formats
Each data frame contains a character that is surrounded by a start bit, an optional parity or address bit, and
one or two stop bits. The supported data frame formats for transmission and reception are specified in
. The supported data frame formats for reception only are specified in
.
Table 27-25. Supported Data Frame Formats for RX and TX
Control
Frame Content
SCICR5
SCICR1
Start
Bits
Payload Bits
Stop
Bits
M2
M
PE
WAKE
Character
Bits
Address
Bits
1
1
The address bit identifies the frame as an address character. See
Section 27.4.5.5, “Multiprocessor
.”
Parity
Bits
LIN byte fields (
0
0
0
0
1
8
0
0
1
SCI Frames (8 payload bits)(
0
0
0
0
1
8
0
0
1
0
0
0
1
1
7
1
0
1
0
0
1
0
1
7
0
1
1
SCI Frames (9 payload bits) (
)
0
1
0
0
1
9
0
0
1
0
1
0
1
1
8
1
0
1
0
1
1
0
1
8
0
1
1