MPC563XM Reference Manual, Rev. 1
754
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
23.3.6.2
ETPUCDTRSR - eTPU Channel Data Transfer Request Status Register
Data Transfer request status (see
Section 23.4.2.2, “Interrupts and Data Transfer Requests
channels are grouped in ETPUCDTRSR. Their bits are mirrored from the Channel Status/Control registers
(see
Section 23.3.7.2, “ETPUCxSCR - eTPU Channel x Status Control Register
).
Figure 23-16. ETPUCDTRSR Register
DTRSx — Channel x Data Transfer Request Status
These bits mimic the corresponding ETPU DMA requests. DTRSx can be cleared by software (writing
1 to DTRCx) or by the assertion of corresponding DMA completion acknowledge line.
1 = indicates that channel x has a pending data transfer request.
0 = indicates that channel x has no pending data transfer request.
DTRCx — Channel x Data Transfer Request Clear
1 = clear status bit.
0 = keep status bit unaltered
For details about interrupts see
Section 23.4.9.3.10, “Channel Interrupt and Data Transfer Requests
.
eTPU 1: Base + 0x210 / eTPU 2: Base + 0x214
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
DTRS
31
DTRS
30
DTRS
29
DTRS
28
DTRS
27
DTRS
26
DTRS
25
DTRS
24
DTRS
23
DTRS
22
DTRS
21
DTRS
20
DTRS
19
DTRS
18
DTRS
17
DTRS
16
W
DTR
C
31
DTR
C
30
DTR
C
29
DTR
C
28
DTR
C
27
DTR
C
26
DTR
C
25
DTR
C
24
DTR
C
23
DTR
C
22
DTR
C
21
DTR
C
20
DTR
C
19
DTR
C
18
DTR
C
17
DTR
C
16
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
DTRS
15
DTRS
14
DTRS
13
DTRS
12
DTRS
11
DTRS
10
DTRS
9
DTRS
8
DTRS
7
DTRS
6
DTRS
5
DTRS
4
DTRS
3
DTRS
2
DTRS
1
DTRS
0
W
DTR
C
15
DTR
C
14
DTR
C
13
DTR
C
12
DTR
C
11
DTR
C
10
DTR
C
9
DTR
C
8
DTR
C
7
DTR
C
6
DTR
C
5
DTR
C
4
DTR
C
3
DTR
C
2
DTR
C
1
DTR
C
0
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0