MPC563XM Reference Manual, Rev. 1
482
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 16-9. External IRQ Status Register (SIU_EISR)
NMI — Non-Maskable Interrupt Flag
This bit is set when a NMI interrupt occurs on the NMI input pin.
1 = An NMI event has occurred on the NMI input
0 = No NMI event has occurred on the NMI input
SWT — Software Watch Dog Timer Interrupt Flag, from platform
This bit is set when a SWT interrupt occurs on the platform.
1 = An SWT event has occurred
0 = No SWT event has occurred
EIF
x
— External Interrupt Request Flag
x
This bit is set when an edge triggered event occurs on the corresponding IRQ
x
input.
1 = An edge triggered event has occurred on the corresponding IRQ
x
input
0 = No edge triggered event has occurred on the corresponding IRQ
x
input
16.9.6
DMA/Interrupt Request Enable Register (SIU_DIRER)
The DMA/Interrupt Request Enable Register allows the assertion of a DMA or interrupt request if the
corresponding flag bit is set in
Section 16.9.5, “External Interrupt Status Register (SIU_EISR).”
The
External Interrupt Request Enable bits enable the interrupt or DMA request. There is only one interrupt
request from the SIU to the interrupt controller. The EIRE bits allow selection of which External Interrupt
Request Flag bits cause assertion of the one interrupt request signal.
SI 0x14
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
NMI
0
0
0
0
0
0
0
SWT
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
EIF15 EIF14 EIF13 EIF12 EIF11 EIF10 EIF9
EIF8
0
0
0
EIF4 EIF3
0
0
EIF0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved