MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
559
Preliminary—Subject to Change Without Notice
17.4
Memory Map and Register Definition
This section provides the memory map and detailed descriptions of all registers of the FMPLL.
17.4.1
Memory Map
shows the memory map. Addresses are given as offsets of the module base address.
Table 17-4. IFMPLL Detailed Signal Descriptions
Signal
I/O
Description
PLLREF
I/O PLL Reference. Determines the reset state of the CLKCFG[2] bit of the ESYNCR1 register. The
PLLREF pin must be kept stable during system reset. After reset, this pin has no effect on the PLL
configuration, therefore it can be assigned to another function such as GPIO.
State
Meaning
Asserted — Indicates that the reference clock comes from the crystal oscillator.
Negated — Indicates that the reference clock comes from the external clock generator.
Timing
Assertion or negation — must be done at the beginning of the reset cycle and then kept
stable for the whole reset duration.
XTAL
O
Crystal oscillator. Output for an external crystal oscillator.
EXTAL_EXTCLK I/O Crystal Oscillator/External Clock Input. This pin is the input for an external crystal oscillator or an
external clock source. The function of this pin is determined by the CLKCFG[2] bit of the ESYNCR1
register, which reset value is determined by the PLLREF pin.
VDDPLL /
VSSPLL
— PLL Power Supply. These are the 1.2V supply and ground for the FMPLL.
Table 17-5. FMPLL Memory Map
Offset
Register
Access
Reset Value
1
1
The symbol * means that the reset value is defined at SoC integration or by an external pin.
Section/Page
0x0000
SYNCR — Synthesizer Control Register
R/W
0x****0000
0x0004
SYNSR — Synthesizer Status register
Special
0x000000*0
0x0008
ESYNCR1 — Enhanced Synthesizer Control Register1
R/W
0x*00*00**
0x000C
ESYNCR2 — Enhanced Synthesizer Control Register2
R/W
0x0000000*
0x0010
Reserved
—
—
—
0x014
Reserved
—
—
—
0x018
SYNFMMR — Synthesizer FM Modulation Register
R/W
0x00000000