MPC563XM Reference Manual, Rev. 1
1324
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
29.5.2.5
Timer Flag Register (TFLG)
These registers hold the PIT interrupt flags.
Offset channe 0x08
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TIE
TEN
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 29-5. Timer Control Register (TCTRL)
Table 29-6. TCTRL Field Descriptions
Field
Description
TIE
Timer Interrupt Enable Bit.
0 Interrupt requests from Timer x are disabled
1 Interrupt will be requested whenever TIF is set
When an interrupt is pending (TIF set), enabling the interrupt will immediately cause an interrupt
event. To avoid this, the associated TIF flag must be cleared first.
TEN
Timer Enable Bit.
0 Timer will be disabled
1 Timer will be active