MPC563XM Reference Manual, Rev. 1
484
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
1 = DMA request is selected (on this device these DMA connections do not exist, causing the
interrupt to be inhibit)
0 = Interrupt request is selected
For this device the DMA option is not implemented and should not be selected. These bits should not be
written, and must be kept in the default reset value.
16.9.8
Overrun Status Register (SIU_OSR)
The Overrun Status Register contains flag bits that record an overrun.
Figure 16-12. Overrun Status Register (SIU_OSR)
OVF
x
— Overrun Flag
x
This bit is set when an overrun occurs on the corresponding IRQ
x
input.
1 = An overrun has occurred on the corresponding IRQ
x
input
0 = No overrun has occurred on the corresponding IRQ
x
input
16.9.9
Overrun Request Enable Register (SIU_ORER)
The Overrun Request Enable Register contains bits to enable an overrun if the corresponding flag bit is set
in the SIU_OSR. If any Overrun Request Enable bit and the corresponding flag bit is set, the single
combined overrun request from the SIU to the interrupt controller is asserted.
Figure 16-13. Overrun Request Enable Register (SIU_ORER)
SI 0x20
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
OVF
15
OVF
14
OVF
13
OVF
12
OVF
11
OVF
10
OVF
9
OVF
8
0
0
0
OVF
4
OVF
3
0
0
OVF
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
SI 0x24
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
ORE
15
ORE
14
ORE
13
ORE
12
ORE
11
ORE
10
ORE
9
ORE
8
0
0
0
ORE
4
ORE
3
0
0
ORE
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved