MPC563XM Reference Manual, Rev. 1
1012
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
24.5.3.6
Alternate Configuration 1-8 Control Registers (ADC_ACR1-8)
The Alternate Configuration Control Registers (ADC_ACR1-8) are used to configure the alternate
configurations of the ADC. There are 8 possible alternate configurations, each one associated with one of
the ADC_ACR1-8 registers. All alternate configurations share the same standard configuration parameters
from the ADC0/1_CR registers, plus additional configuration parameters contained in the ADC_ACR1-8.
A conversion uses one of the alternate configurations when the conversion command (with the alternate
configuration format) is written to an address in the range 0x08-0x0F of the on-chip ADC memory map.
Refer to
Section , “Conversion Command Format for Alternate Configurations
RET_INH — Result Transfer Inhibit / Decimation Filter Pre-Fill
This bit is used to inhibit the transfer of the result data from the peripheral module to the result queue.
When the module is a Decimation Filter, this bit sets the filter in a special mode (PRE-FILL) in which
it does not generate decimated samples out from the conversion results received from the EQADC
block, but the conversion samples are used by the filter algorithm. This feature allows a proper
initialization of the Decimation Filter without generating any decimated result. Or this bit is useful for
sending the result of the ADC to the STAC bus master but not putting the result in the result queue.
1 = No result transfer to result queue / Decimation Filter PRE-FILL mode
0 = Result transfer to result queue / Decimation Filter in filtering mode
DEST[0:3] — Conversion Result Destination Selection
The DEST[0:3] field selects the destination of the conversion result generated by the Alternate
Conversion Command as shown in
. This field also affects the behavior of the FMTA bit
and the FFMT bit of the conversion command for alternate configurations (see
Command Format for Alternate Configurations
ADC0/1 Register address: 0x30
ADC0/1 Register address: 0x34
ADC0/1 Register address: 0x38
ADC0/1 Register address: 0x3C
ADC0/1 Register address: 0x40
ADC0/1 Register address: 0x44
ADC0/1 Register address: 0x48
ADC0/1 Register address: 0x4C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
RET
_INH
0
DEST
FMTA
0
RESSEL
0
0
0
0
PRE_GAIN
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 24-42. Alternate Configuration 1-8 Control Registers (ADC_ACR1-8)
Table 24-16. Conversion Destination Selection
DEST[0:3]
Description
0000
The conversion result is sent to the RFIFOs.
The data format is specified by the FFMT bit in the conversion command.
0001 - 1111
The conversion result is sent to the Parallel Side Interface. Up to seven devices can be connected
to the parallel interface, using the DEST field to select which one receives the conversion result.
The data format is specified by the FMTA bit in the Alternate Configuration Control Register.