MPC563XM Reference Manual, Rev. 1
470
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
This device will have a second serial boot mode to support not only a Freescale serial boot (compatible
with existing MPC5500 devices), but also a new serial boot with CAN and SCI baudrate auto-detection.
For additional details on the BAM program operation see
Chapter 21, “Boot Assist Module (BAM).”
16.7.1.2
Pad Configuration
The Pad Configuration Registers (PCR) in the SIU allow software control of the static electrical
characteristics of external pins. The multiplexed function of a pin, selection of pull up or pull down
devices, the slew rate of I/O signals, open drain mode for output pins, hysteresis on input pins, and the
drive strength for bus signals can be specified through the PCRs.
16.7.2
Reset Control
The reset controller logic is located in the SIU. See
for details on reset operation.
16.7.3
External Interrupt
There are sixteen external interrupt inputs IRQ0 - IRQ15 to the SIU, only eleven are mapped on this
device. The IRQ
x
inputs can be configured for rising or falling edge events or both. Each IRQ
x
input has
Section 16.9.5, “External Interrupt Status Register (SIU_EISR)
.” The flag bits
for the IRQ[4:15] inputs are OR’ed together to form one interrupt request to the interrupt controller (OR
function performed in the integration glue logic). The flag bits for the IRQ[0] and IRQ[3] inputs can
generate either an interrupt request to the interrupt controller or a DMA transfer request to the DMA
controller.
shows the DMA and interrupt request connections to the interrupt and DMA
controllers. The non used interrupts sources are tied to zero.
The SIU contains an overrun request for each IRQ and one combined overrun request which is the logical
OR of the individual overrun requests. Only the combined overrun request is used in this device, and the
individual overrun requests are not connected.
Each IRQ pin has a programmable filter for rejecting glitches on the IRQ signals. The filter length for the
IRQ pins is specified in the External IRQ Digital Filter Register (SIU_IDFR).
The NMI and SWT interrupts are ORed and the write once signal NMI_SEL selects which platform input,
NMI input or Critical Interrupt input, are drive by this logic.
For this device the SIU outputs to eDMA are not connected. If SIU_DIRSR register selects the eDMA
output, the effect will be to disable the interrupts.