MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
421
Preliminary—Subject to Change Without Notice
14.5.7
INTC Interrupt Acknowledge Register for processor 1
(INTC_IACKR_PRC1)
Figure 14-6. INTC Interrupt Acknowledge Register for Processor 1 (INTC_IACKR_PRC1)
The functionality of this register is the same as described for Processor 0 in
Interrupt Acknowledge Register for Processor 0 (INTC_IACKR_PRC0)
14.5.8
INTC End of Interrupt Register for Processor 0 (INTC_EOIR_PRC0)
Figure 14-7. INTC End Of Interrupt Register for Processor 0 (INTC_EOIR_PRC0)
Writing to the End of Interrupt Register signals the end of the servicing of the interrupt request. When the
INTC_EOIR_PRC0 is written, the priority last pushed on the LIFO is popped into
Current Priority Register for Processor 0 (INTC_CPR_PRC0)
”. An exception case in hardware vector
mode to this behavior is described in
Section 14.3.1.2, “Hardware Vector Mode.”
The values and size of
data written to the INTC_EOIR_PRC0 are ignored. Those values and sizes written to this register neither
update the INTC_EOIR_PRC0 contents or affect whether the LIFO pops. For possible future
compatibility, write four bytes of all ‘0’s to the INTC_EOIR_PRC0.
IN0x14
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
VTBA_PRC1(most significant 16 bits)
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
1
1
When the VTES_PRC1 bit in
Section 14.5.3, “INTC Block Configuration Register (INTC_BCR)
is asserted,
INTVEC_PRC1 is shifted to the left one bit. Bit 29 is read as a ‘0’. VTBA_PRC1 is narrowed to 20 bits in width.
21
22
23
24
25
26
27
28
30
31
R
VTBA_PRC1 (least significant 5
bits)
INTVEC_PRC1
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
IN0x18
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved