MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
645
Preliminary—Subject to Change Without Notice
22.4.2.13 eMIOS200 WSC Control Register 1 (EMIOSWSC1[n])
EMIOSWSC1[n] address: WSC[n] base a $08
Figure 22-14. eMIOS200 WSC Control Register 1 (EMIOSWSC1[n])
The EMIOSWSC1[n] register provides configuration control bits for the Wheel Speed Channel internal
logic. Although this register can be written whatever mode WSC is running, it is strongly recommended
that any change in the content of its fields be done only during Disable mode, otherwise the results are
unpredictable.
FREN — Freeze Enable bit
The FREN bit, if set and validated by FRZ bit in EMIOSMCR register allows the channel to enter
freeze state, freezing all registers values when in debug mode and allowing the MCU to perform debug
functions.
1 = Freeze WS registers values
0 = Normal operation
CPREN — T16PWCNT Counter Prescaler Enable bit
The CPREN bit enables the channel prescaler to be connected to the T16PWCNT counter.
1 = Prescaler enabled
0 = Prescaler disabled (no clock)
DMA — Direct Memory Access bit
The DMA bit selects if the FLAG generation will be used as an interrupt or as a DMA request. It does
not affect OVERRUN that is never indicated through DMA.
1 = FLAGSEL selected flags assigned to DMA request, FLAGSEL selected overruns assigned to
Interrupt request
0 = FLAGSEL selected flags/overruns assigned to Interrupt request
IF[] — Input Filter bits
The IF[ bits control the programmable input filter, selecting the minimum input pulse width that can
pass through the filter, as shown in
. For output modes, these bits have no meaning.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
FRE
N
0
0
0
0
0
CPR
EN
DMA
0
IF[3:0]
FCK
FEN
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
BSL[1:0]
EDS
ELC
AP
EDP
OLC
AP
MODE[6:0]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or reserved