R01UH0823EJ0100 Rev.1.00
Page 873 of 1823
Jul 31, 2019
RX23W Group
32. USB 2.0 Host/Function Module (USBc)
32.2.11
BEMP Interrupt Enable Register (BEMPENB)
The BEMPENB register enables or disables the INTSTS0.BEMP flag to be set to 1 when the BEMP interrupt is detected
for each pipe.
On detecting the BEMP interrupt for the pipe corresponding to the bit in the BEMPENB register to which 1 has been set
by software, the USB sets 1 to the corresponding BEMPSTS.PIPEnBEMP flag (n = 0 to 9) and the INTSTS0.BEMP
flag. If INTENB0.BEMPE = 1 at this time, the USB generates the BEMP interrupt request.
While at least one PIPEnBEMP flag in the BEMPSTS register indicates 1, the USB generates the BEMP interrupt
request when the corresponding interrupt enable bit in the BEMPENB register is modified from 0 to 1 by software.
Address(es): 000A 003Ah
b15
b14
b13
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
—
—
—
PIPE9B
EMPE
PIPE8B
EMPE
PIPE7B
EMPE
PIPE6B
EMPE
PIPE5B
EMPE
PIPE4B
EMPE
PIPE3B
EMPE
PIPE2B
EMPE
PIPE1B
EMPE
PIPE0B
EMPE
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
BEMP Interrupt Enable for PIPE0
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b1
BEMP Interrupt Enable for PIPE1
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b2
BEMP Interrupt Enable for PIPE2
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b3
BEMP Interrupt Enable for PIPE3
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b4
BEMP Interrupt Enable for PIPE4
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b5
BEMP Interrupt Enable for PIPE5
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b6
BEMP Interrupt Enable for PIPE6
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b7
BEMP Interrupt Enable for PIPE7
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b8
BEMP Interrupt Enable for PIPE8
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b9
BEMP Interrupt Enable for PIPE9
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b15 to b10 —
Reserved
These bits are read as 0. The write value should be 0.
R/W