MSC8144E Reference Manual, Rev. 3
21-20
Freescale
Semiconductor
Timers
IEF
11
0
Input Edge Flag
Set when a positive input transition occurs while
the timer is enabled. Clear the bit by writing a 0
to it. Setting the input polarity select
(TxSCTL[IPS]) bit enables the detection of
negative input edge transitions. Also, the control
register secondary count source determines
which external input pin is monitored by the
detection circuitry.
0
No action.
1
Positive input transition while timer
enabled.
IEFIE
10
0
Input Edge Flag Interrupt Enable
Enables interrupts when the IEF bit is set.
0
No action.
1
Interrupts enabled.
IPS
9
0
Input Polarity Select
Inverts the input signal polarity.
0
No action.
1
Invert signal polarity.
INPUT
8
0
Secondary Input Signal
Reflects the current state of the secondary Input
signal.
00
Capture function disabled.
01
Load capture register on rising edge
of the secondary count source input.
10
Load capture register on falling edge
of the secondary count source input.
11
Load capture register on any edge of
the secondary count source input.
CM
7–6
0
Input Capture Mode
Specifies the operation of the capture register
as well as the operation of the input edge flag.
00
Capture function is disabled.
01
Load capture register on the rising
edge of the secondary count source
input.
10
Load capture register on the falling
edge of the secondary count source
input.
11
Load capture register on any edge of
the secondary count source input.
MSTR
5
0
Initiator Mode
Enables the compare function output to
broadcast to the other timers in the module.
This identifies a timer as the initiator timer in
Broadcast mode. This signal is used to
reinitialize the other timers and/or force their
outputs. For details on Broadcast mode, see
Section 21.1.5.3, Broadcast from an Initiator
Timer, on page 21-12.
0
No action.
1
Broadcast mode.
EEOF
4
0
Enable External Output Force
Enables the compare from another timer
configured as the initiator to force the state of
this timer output signal. For details on
Broadcast mode, see Section 21.1.5.3,
Broadcast from an Initiator Timer, on page
21-12.
o
No action.
1
Other timer can force this timer’s
output flag signal.
VAL
3
0
Forced Output Flag Value
Determines the value of the timer output flag
signal when a software-triggered FORCE
command occurs.
Table 21-5. TMR[0–3]SCTL[0–3] Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...